##
모두의 코드

FSUBR, FSUBRP, FISUBRs (Intel x86/64 assembly instruction)

## FSUBR, FSUBRP, FISUBR

Reverse Subtract

참고 사항

아래 표를 해석하는 방법은 x86-64 명령어 레퍼런스 읽는 법 글을 참조하시기 바랍니다.

Opcode | Instruction | 64-Bit | Compat/ | Description |
---|---|---|---|---|

D8 /5 | FSUBR m32fp | Valid | Valid | Subtract ST(0) from m32fp and store result in ST(0). |

DC /5 | FSUBR m64fp | Valid | Valid | Subtract ST(0) from m64fp and store result in ST(0). |

D8 E8+i | FSUBR ST(0) ST(i) | Valid | Valid | Subtract ST(0) from ST(i) and store result in ST(0). |

DC E0+i | FSUBR ST(i) ST(0) | Valid | Valid | Subtract ST(i) from ST(0) and store result in ST(i). |

DE E0+i | FSUBRP ST(i) ST(0) | Valid | Valid | Subtract ST(i) from ST(0), store result in ST(i), and pop register stack. |

DE E1 | Valid | Valid | Subtract ST(1) from ST(0), store result in ST(1), and pop register stack. | |

DA /5 | FISUBR m32int | Valid | Valid | Subtract ST(0) from m32int and store result in ST(0). |

DE /5 | FISUBR m16int | Valid | Valid | Subtract ST(0) from m16int and store result in ST(0). |

### Description

Subtracts the destination operand from the source operand and stores the difference in the destination location. The destination operand is always an FPU register; the source operand can be a register or a memory location. Source operands in memory can be in single-precision or double-precision floating-point format or in word or doubleword integer format.

These instructions perform the reverse operations of the FSUB, FSUBP, and FISUB instructions. They are provided to support more efficient coding.

The no-operand version of the instruction subtracts the contents of the ST(1) register from the ST(0) register and stores the result in ST(1). The one-operand version subtracts the contents of the ST(0) register from the contents of a memory location (either a floating-point or an integer value) and stores the result in ST(0). The two-operand version, subtracts the contents of the ST(i) register from the ST(0) register or vice versa.

The FSUBRP instructions perform the additional operation of popping the FPU register stack following the subtrac-tion. To pop the register stack, the processor marks the ST(0) register as empty and increments the stack pointer (TOP) by 1. The no-operand version of the floating-point reverse subtract instructions always results in the register stack being popped. In some assemblers, the mnemonic for this instruction is FSUBR rather than FSUBRP.

The FISUBR instructions convert an integer source operand to double extended-precision floating-point format before performing the subtraction.

The following table shows the results obtained when subtracting various classes of numbers from one another, assuming that neither overflow nor underflow occurs. Here, the DEST value is subtracted from the SRC value (SRC - DEST = result).

When the difference between two operands of like sign is 0, the result is +0, except for the round toward -$\infty$ mode, in which case the result is -0. This instruction also guarantees that +0 - (-0) = +0, and that -0 - (+0) = -0. When the source operand is an integer 0, it is treated as a +0.

When one operand is $\infty$, the result is $\infty$ of the expected sign. If both operands are $\infty$ of the same sign, an invalid-operation exception is generated.

### Table 3-39. FSUBR/FSUBRP/FISUBR Results

- $\infty$ | -F or -I | SR | C | +F or +I | + $\infty$ | NaN |
---|---|---|---|---|---|---|

- F - $\infty$ | $\pm$F or $\pm$0 | -DEST | -DEST | + F | + $\infty$ | NaN |

DEST - 0 - $\infty$ | SRC | $\pm$0 | + 0 | SRC | + $\infty$ | NaN |

+ 0 - $\infty$ | SRC | - 0 | $\pm$0 | SRC | + $\infty$ | NaN |

+ F - $\infty$ | - F | -DEST | -DEST | $\pm$F or $\pm$0 | + $\infty$ | NaN |

+ $\infty$ - $\infty$ | - $\infty$ | - $\infty$ | - $\infty$ | - $\infty$ | * | NaN |

NaN NaN | NaN | NaN | NaN | NaN | NaN | NaN |

### NOTES:

F Means finite floating-point value.

I Means integer.

* Indicates floating-point invalid-arithmetic-operand (#IA) exception.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

### Operation

IF Instruction = FISUBR THEN DEST <- ConvertToDoubleExtendedPrecisionFP(SRC) - DEST; ELSE (* Source operand is floating-point value *) DEST <- SRC - DEST; FI; IF Instruction = FSUBRP THEN PopRegisterStack; FI;

### FPU Flags Affected

C1 Set to 0 if stack underflow occurred.

Set if result was rounded up; cleared otherwise.

C0, C2, C3 Undefined.

### Floating-Point Exceptions

#IS Stack underflow occurred.

#IA Operand is an SNaN value or unsupported format.

Operands are infinities of like sign.

#D Source operand is a denormal value.

#U Result is too small for destination format.

#O Result is too large for destination format.

#P Value cannot be represented exactly in destination format.

### Protected Mode Exceptions

#### #GP(0)

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment selector.

#### #SS(0)

If a memory operand effective address is outside the SS segment limit.

#### #NM

CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#### #PF(fault-code)

If a page fault occurs.

#### #AC(0)

If alignment checking is enabled and an unaligned memory reference is made while the current privilege level is 3.

#### #UD

If the LOCK prefix is used.

### Real-Address Mode Exceptions

#### #GP

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#### #SS

If a memory operand effective address is outside the SS segment limit.

#### #NM

CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#### #UD

If the LOCK prefix is used.

### Virtual-8086 Mode Exceptions

#### #GP(0)

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#### #SS(0)

If a memory operand effective address is outside the SS segment limit.

#### #NM

CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#### #PF(fault-code)

If a page fault occurs.

#### #AC(0)

If alignment checking is enabled and an unaligned memory reference is made.

#### #UD

If the LOCK prefix is used.

### Compatibility Mode Exceptions

Same exceptions as in protected mode.

### 64-Bit Mode Exceptions

#### #SS(0)

If a memory address referencing the SS segment is in a non-canonical form.

#### #GP(0)

If the memory address is in a non-canonical form.

#### #NM

CR0.EM[bit 2] or CR0.TS[bit 3] = 1.

#### #MF

If there is a pending x87 FPU exception.

#### #PF(fault-code)

If a page fault occurs.

#### #AC(0)

If alignment checking is enabled and an unaligned memory reference is made while the current privilege level is 3.

#### #UD

If the LOCK prefix is used.

댓글을 불러오는 중입니다..